• Login
    View Item 
    •   ResearchSpace Home
    • College of Agriculture, Engineering and Science
    • School of Engineering
    • Electronic Engineering
    • Masters Degrees (Electronic Engineering)
    • View Item
    •   ResearchSpace Home
    • College of Agriculture, Engineering and Science
    • School of Engineering
    • Electronic Engineering
    • Masters Degrees (Electronic Engineering)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    An intelligent multi-terminal interface.

    Thumbnail
    View/Open
    Thesis. (10.16Mb)
    Date
    1987
    Author
    Peplow, Roger Charles Samuel.
    Metadata
    Show full item record
    Abstract
    The document describes the development of a micro-processor based terminal multiplexer to connect four terminals to a standard Hewlett Packard series 1000 mini-computer. The project was required to fulfill the dual roll of both increasing the number of terminals that the HPI000 could support and of reducing the peripheral load on the host CPU. The final product occupied a standard 200mm square HP size interface card and used an 8085 micro-processor and several 8085 family peripheral chips to provide four full duplex serial channels and a high speed data link with the host. A multi-tasking executive was written to control the multiplexer software which was finally implemented as 15 independent tasks occupying 8 kilo-bytes of eprom. The software was written to perform all terminal interaction and editing in order to reduce the host CPU involvement to a single interrupt per record. The resultant interface proved capable of handling an aggregate throughput in excess of 4000 characters per second which was sufficient to cope with all four terminals running at 9600 bits per second, even when all four were transferring in burst mode. The interface also proved to be between five and eighteen times less demanding on the host than the two standard Hewlett Packard interfaces then available. When compared to the low cost HP12531 interface, the multiplexer increased the 9600b/s terminal handling capability of the host from 3 terminals to 52.
    URI
    http://hdl.handle.net/10413/6900
    Collections
    • Masters Degrees (Electronic Engineering)

    Related items

    Showing items related by title, author, creator and subject.

    • Incorporating the Canegro sugarcane model into the DSSAT V4 cropping system model framework. 

      Jones, Matthew Robert. (2013)
      Canegro is a leading sugarcane crop simulation model and has been used extensively in agronomic research and management. The model has been under development since the late 1980s at the South African Sugarcane Research ...
    • Built-in tests for a real-time embedded system. 

      Olander, Peter Andrew. (1991)
      Beneath the facade of the applications code of a well-designed real-time embedded system lies intrinsic firmware that facilitates a fast and effective means of detecting and diagnosing inevitable hardware failures. These ...
    • Unsupervised feature selection for anomaly-based network intrusion detection using cluster validity indices. 

      Naidoo, Tyrone. (2016)
      In recent years, there has been a rapid increase in Internet usage, which has in turn led to a rise in malicious network activity. Network Intrusion Detection Systems (NIDS) are tools that monitor network traffic with ...

    DSpace software copyright © 2002-2013  Duraspace
    Contact Us | Send Feedback
    Theme by 
    @mire NV
     

     

    Browse

    All of ResearchSpaceCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsAdvisorsTypeThis CollectionBy Issue DateAuthorsTitlesSubjectsAdvisorsType

    My Account

    LoginRegister

    DSpace software copyright © 2002-2013  Duraspace
    Contact Us | Send Feedback
    Theme by 
    @mire NV